Mercurial > hg > CbC > CbC_llvm
diff llvm/test/CodeGen/AMDGPU/pk_max_f16_literal.ll @ 150:1d019706d866
LLVM10
author | anatofuz |
---|---|
date | Thu, 13 Feb 2020 15:10:13 +0900 |
parents | |
children | c4bab56944e8 |
line wrap: on
line diff
--- /dev/null Thu Jan 01 00:00:00 1970 +0000 +++ b/llvm/test/CodeGen/AMDGPU/pk_max_f16_literal.ll Thu Feb 13 15:10:13 2020 +0900 @@ -0,0 +1,141 @@ +; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GFX9_10,GFX9 %s +; RUN: llc -march=amdgcn -mcpu=gfx1010 -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GFX9_10,GFX10 %s + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_0_1: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, 1.0 op_sel:[0,1] op_sel_hi:[1,0]{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_0_1(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH0000, half 0xH3C00>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_1_0: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, 1.0{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_1_0(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH3C00, half 0xH0000>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_1_1: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, 1.0 op_sel_hi:[1,0]{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_1_1(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH3C00, half 0xH3C00>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_0_m1: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, -1.0 op_sel:[0,1] op_sel_hi:[1,0]{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_0_m1(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH0000, half 0xHBC00>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_m1_0: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, -1.0{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_m1_0(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xHBC00, half 0xH0000>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_m1_m1: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, -1.0 op_sel_hi:[1,0]{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_m1_m1(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xHBC00, half 0xHBC00>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_0_0: +; GFX9_10: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, 0{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_0_0(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH0000, half 0xH0000>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_0_41c8: +; GFX9: s_mov_b32 [[C:s[0-9]+]], 0x41c80000 +; GFX9: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, [[C]]{{$}} +; GFX10: v_pk_max_f16 v{{[0-9]+}}, 0x41c8, v{{[0-9]+}} op_sel:[1,0] op_sel_hi:[0,1]{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_0_41c8(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH0000, half 0xH41C8>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_41c8_0: +; GFX9: s_movk_i32 [[C:s[0-9]+]], 0x41c8 +; GFX9: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, [[C]]{{$}} +; GFX10: v_pk_max_f16 v{{[0-9]+}}, 0x41c8, v{{[0-9]+}}{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_41c8_0(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH41C8, half 0xH0>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +; GCN-LABEL: {{^}}test_pk_max_f16_literal_42ca_41c8: +; GFX9: s_mov_b32 [[C:s[0-9]+]], 0x41c842ca +; GFX9: v_pk_max_f16 v{{[0-9]+}}, v{{[0-9]+}}, [[C]]{{$}} +; GFX10: v_pk_max_f16 v{{[0-9]+}}, 0x41c842ca, v{{[0-9]+}}{{$}} +define amdgpu_kernel void @test_pk_max_f16_literal_42ca_41c8(<2 x half> addrspace(1)* nocapture %arg) { +bb: + %tmp = tail call i32 @llvm.amdgcn.workitem.id.x() + %tmp1 = zext i32 %tmp to i64 + %tmp2 = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %arg, i64 %tmp1 + %tmp3 = load <2 x half>, <2 x half> addrspace(1)* %tmp2, align 4 + %tmp4 = tail call <2 x half> @llvm.maxnum.v2f16(<2 x half> %tmp3, <2 x half> <half 0xH42CA, half 0xH41C8>) + store <2 x half> %tmp4, <2 x half> addrspace(1)* %tmp2, align 4 + ret void +} + +declare <2 x half> @llvm.maxnum.v2f16(<2 x half>, <2 x half>) +declare i32 @llvm.amdgcn.workitem.id.x()